# FPGA Based High Performance Torque and Flux Estimator By Tole Sutikno ### FPGA Based High Performance Torque and Flux Estimator Tole Sutikno<sup>1</sup>, Aiman Zakwan Jidin<sup>2</sup>, Auzani Jidin<sup>3</sup>, Nik Rumzi Nik Idris<sup>4</sup> Abstract – This paper presents a new design of the torque and stator flux estimators for Direct Torque control (DTC) for Field Programmable Gate Array (FPGA) implementation, which permit very fast calculations. An alternative variable word-size approach in two's complement fixed-point format is used for the implementation, in order to minimize calculation errors and the hardware resource usage. The simulation results of DTC model in Matlab, which performed doubleprecision calculations, are used as references to digital compt tions executed in FPGA implementation. The Hardware-in-the-loop (HIL) method is used to verify the minimal error between Matlab simulation and the experimental results, and thus the well-functionality of the implemented estimators. Copyright © 2011 Praise Worthy Prize S.r.l. - All rights reserved. Keywords: Direct Torque Control, FPGA, HIL, MATLAB/Simulink, Torque and Flux Estimator | 29 | Nomenclature | |---------------------------|-------------------------------------------------| | $\overline{ADC}$ | Analog to digital converter | | 116 P | Digital signal processing | | $\overline{DTC}$ | Direct torque control | | FOC | Field oriented control | | <b>FPGA</b> | Field programmable gate array | | HIL | 111 dware-in-the-loop | | $I_a$ , $I_b$ | a and b components of the stator current in abo | | | reference frame 24 | | $I_D$ , $I_Q$ | D and Q components of the stator current in | | ~ | stationary reference frame | | P | Number of pole pairs | | $\varphi_s$ | St 18 flux | | $\varphi_D$ , $\varphi_Q$ | D and Q components of the stator flux in | | | stationary reference frame | | $R_s$ | Stator resistance | | $S_a, S_b, S_c$ | Switching states of phase a, b, c | | $T_e$ | electromagnetic torque | | $T_s$ | 21 pling time | | $V_D$ , $V_Q$ | D and Q components of the stator voltage in | | | stationary 7 eference frame | | $V_{DC}$ | DC link voltage | | VHDL | VHSIC hardware description language | | VHSIC | Very-high-speed integrated circuits | #### I. Introduction DTC scheme has gain popularity to be implemented for motor drives. The main reason for its popularity is due to its simple structure, especially when compared with FOC scheme, which was introduced a decade earlier. This scheme is well known as robust 14trol as it is less dependency on machine parameters, without the complex field orientation block, speed encoder and the inner regulation loop [1]-[13]. Since DTC was first introduced by Takahashi (1986) [14] and Depenbrock (1988) [15], several variations to its original structure were proposed to overcome the inherent drawbacks of DTC such as, inconstant switching frequency, torque ripple, and high sampling requirement for digital implementation [2]-[8], [16]-[18]. For digital implementation, the DTC algorithm is frequently implemented in a Microcontroller or DSP [2], [4], [12], [17], [19]-[23]. However, serial calculations are performed and therefore, they cannot execute fast computation without any losses. As an adequate solution, fast calculations are performed by using FPGA [24]-[29]. Moreover, the high sampling time is the crucial part which allows the minimization of torque ripple [17], [24]-[29]. However, it is not easy to implement DTC in FPGA hardware. The hardest part in the DTC implementation is the torque and flux estimations [24]-[25], [27]-[30]. Toh [17] has implemented all parts of the DTC in FPGA hardware, unless torque and flux estimator part. As a result, she only succeeds to make the sampling time limited to 55µs. Actually, Monmasson [24] has developed the implementation of DTC in FPGA hardware, 26 t because it using third (MATLAB/Simulink with the Xilinx System Generator fixed-point toolbox), so the sampling time limited to 50µs. Ferreira [31] also has difficulty to increase the sampling frequency, and he only succeeds to improve till 25 µs. In the other research, despite an increasing of processing time till 20.34µs has been achieved by Utsumi [32], but the sampling time of the DTC still 25µs. References [20]-[22] were worse; they use the sampling frequency 150, 100 and 100µs respectively. This 12 in contribution of the research presents a new design of the torque and 12 estimator of DTC for FPGA implementation, using two's complement fixed-point representation with variable word sizes through the Copyright © 2011 Praise Worthy Prize S.r.l. - All rights reserved estimation process, and to improve the sampling time till 5µs. The validation of the implementation is done by verifying the experimental results during the motor's steady state. #### II. Direct Torque Control 15 figure 1 represents the topology of a DTC drive. The estimated flux magnitude and torque are compared with their references values. Torque and flux comparators are consisted of three and two-level hysteres 23 spectively. Besides, the sector judgment evaluates the position of the stator flux vector in DQ coordinates. Fig. 1. DTC topology The switching table produces the switching statuses according to the output of torque and flux comparators at the sector judgment. Those switching statuses are connected to the inverter, which is connected to the motor. They are also used as the input for torque and flux estation. To estimate the stator flux and the electromagnetic torquest several parameters need to be determined. Firstly, the stator currents from the motor $I_a$ and $I_b$ , are transformed into DQ coordinates, which are adequate to DTC algorithm, as follows: $$I_D = I_a \tag{1}$$ $$I_Q = \frac{\sqrt{3}}{3} \left( I_a + 2I_b \right) \tag{2}$$ At the same time, by using the switching status ( $S_a$ , $S_b$ and $S_c$ ) produced by the switching table, the stator voltages in DQ components are determined: $$V_D = \frac{V_{dc}}{3} \left( 2S_a - S_b - S_c \right) \tag{3}$$ $$V_Q = \frac{\sqrt{3}}{3} V_{dc} \left( S_b - S_c \right) \tag{4}$$ Then, using the calculated $I_q$ , $I_q$ , $V_d$ and $V_q$ , the estimation of the stator flux $I_q$ DQ coordinates are performed as follows: $$\varphi_D = \varphi_{D_{old}} + (V_D - R_S I_D) T_s$$ (5) $$\varphi_Q = \varphi_{Q_{old}} + (V_Q - R_S I_Q) T_s$$ (6) Copyright © 2011 Praise Worthy Prize S.r.l. - All rights reserved Notice that $R_s$ is the estimated stator resistance, while $T_s$ is the implementation sampling time. In addition, equations (5) and (6) correspond to the integration using Back Euler Method. As a matter of fact, [21]-[22] suggested that a filter should be added to the integrator in the practical implementation. Thus, equation (5) and (6) become: $$\varphi_D = \left(\varphi_{D_{old}} + \left(V_D - R_S I_D\right) T_s\right) \cdot \left(1 - \omega_c T_s\right)$$ (7) $$\varphi_{Q} = \left(\varphi_{Q_{old}} + \left(V_{Q} - R_{S}I_{Q}\right)T_{s}\right) \cdot \left(1 - \omega_{c}T_{s}\right) \tag{8}$$ Finally, equation (9) calculates flux magnitude by using a square root calculation, whereas the electromagnetic torque is estimated in equation (10): $$\varphi_s = \sqrt{\varphi_D^2 + \varphi_Q^2} \tag{9}$$ $$T_e = \frac{3}{4} P \left( I_Q \varphi_D - I_D \varphi_Q \right) \tag{10}$$ ## III. FPGA Based Proposed Torque and Flux Estimator Architecture The algorithm of torque and flux estimation is implemented in an architecture consisted of five main blocks, as shown in Figure 2. This architecture has six inputs: two 21-bit currents $I_a$ and $I_b$ and three switching status $S_a$ , $S_b$ and $S_c$ . At the end, it produces four outputs: the estimation values of torque ( $T_e$ ), flux ( $\varphi_s$ ) and sector. The sampling time chose is 5 $\mu$ s, which is limited by the ADC used. Fig. 2. Block Diagram of torque and flux estimators All the equations which are modeling the motor behavior is implemented in a two-stage-pipelined architecture, as presented in Figure 3. Several mathematical operations are performed in parallel. At the first stage, stator currents and voltages in DQ 34 rdinates are calculated in parallel so that those results can be used to estimate the stator flux in the same stage. The resulted currents and flux are used to determine the flux magnitude and the torque estimation in the second stage. A 62-bit non-restoring square root is implemented in order to compute the flux magnitude. Fig. 3. The architecture of torque and flux estimators As the matter of fact, [17] proposed that three-stage-pipelined architecture should be implened in this module, by separating the computation of stator currents and voltages from the estimation of the stator flux. However, the former can be considered as an immediate calculation and thus, those calculations can be merged into one single stage. As a consequence, the latency of the estimator is reduced from 15 µs to 10 µs. To achieve a good implementation, several digital characteristics need to be considered when designing this estimator. Adopted binary format, quantization and sampling time are among those key factors. #### III.1. Binary Format In this implementation, two's complement fixed-point representation is used during all the operations, except for the square root calculation. In that particular case, unsigned fixed-point representation is applied, since its operand and its results are always positive. Recent DTC implementation generally used 32-bit format 6 here some bits might be left unused, while the 16-bit format is not appropriate to achieve good DTC implementation [23]. Therefore, variable word-size approach is adopted for this implementation and so, all the redundant bits can be eliminated by truncating process to minimize the hardware resources usage. #### III.2. Quantization The determination of word size is one of the critical parts in FPGA implementation. On one hand, insufficient number of bits used may reduce the precision or cause the calculation error, which can unstabilize the whole system. On the other hand, larger words used may increase the hardware area used for the implementation. Since two's complement fixed-point format is used for the implementation, at least 2 things that need to be verified. Firstly, the size of the integer must be properly chosen to avoid the problem of overflow. Secondly, the number of the fractional bits used must be sufficient in order to minimize the quantization errors. For example, due to the fact that the input currents $I_a$ and $I_b$ are varied from -10A to 10A, at least 5 bits are necessary for the integer bits. While 16 fractional bits used can result in a very good precision, since the resolution is very small ( $\approx$ 15 $\mu$ A). One of the critical parts in this architecture is the stator flux estimation, where the integration is performed. This operation can easily produce errors if the sampling time $T_s$ is not properly scaled. In this case, $T_s$ =5 $\mu$ s=0.000005 s. In fact, a minimum of 21 bits is necessary to represent $T_s$ . In this case, $T_s$ =0.00000476837s (0.00000000000000001010)<sub>2</sub>. However, 27-bit representation is chosen to have a better precision and thus, $T_s$ =0.00000499934s (0.0000000000000000000000110011111)<sub>2</sub>. Figures 4 show the estimated torque taken during the steady state. From this figure, it shows that the torque estimation for 21-bit Ts is imprecise, when compared to Matlab double precision estimation, which is the ideal case. Figs. 4. The torque estimation during steady state; (a) estimated torque for Matlab double precision; (b) estimated torque for Ts in 27 bits; (c) estimated torque for Ts in 21 bits In fact, the number of bits is increasing after each operation in order to avoid calculation errors or imprecision. This will result in the rising of the hardware area used. Therefore, truncation process must be performed avoid the excessive increase of the number of bits used. In the example of $I_q$ calculation as shown in Figure 5, when $I_b$ is multiplied by 2, the result should be in 6.16 4 bits (6 integer bits plus 16 fractional bits). Nevertheless, it is stored in 7.16 bits to avoid overflow, which may happen during the addition operation. Next, when the addition result is multiplied by $\frac{1}{3}\sqrt{3}$ , which coded in 1.18 bits, $I_q$ should be represented in 8.34 bits. But, it is truncated to 6.16 bits. Fig. 5. The example of Iq calculation #### III.3. Sampling Time The sampling time $T_s$ is $5\mu s$ . Therefore, all the operations involved in this model were performed within this period. Notice that the use of high sampling frequency is important in DTC implementation, for the purpose to minimize the torque ripple. The sampling time used for DSP implementation is normally much bigger than Ts, which is not less than 50µs. Therefore, it is reduced by a factor of 10 for this FPGA implementation and thus, lower torque ripple is produced, as shown in Figures 6. Figs. 6. The effect of sampling time to torque ripple; (a) Estimated torque for Ts=5μs; (b) Estimated torque for Ts=50μs #### IV. Experimental Results The validation of designed torque and flux comparators was performed b 3 ed on Hardware-in-the-Loop (HIL) method. The DTC model in Matlab Simulink was 3 mulated and then, the same data $I_a$ , $I_b$ , $S_a$ , $S_b$ , and Sc used for the simulation were copied from Matlab workspace to 19 HDL codes, as the inputs for the targeted FPGA. The VHDL codes were simulated in Modelsim before being synthesized and implemented in Altera DE2 EP2C35F672C6. The test design float is presented in Figure 7, and the photograph of the hardware experimental setup is shown on Figure 20 The experiments were executed for three different motor's speeds: low speed, middle speed and high speed. All the experimental results were compared to the validated Matlab simulation results. Fig. 7. Top-down test design flow Fig. 8. The hardware experimental setup Since the hardware resources in FPGA are limited to store all the inputs and the outputs, the tests were taking place only during certain periods of motor's steady state. The implementation results were observed on the oscilloscope. Figure 9 presents the input of the low-speed test while Figures 10 to 12 shows the comparisons between Matlab simulations and the experimental results. For the middle-speed test, the inputs were set as presented in Figure 13, whereas the comparison between the experimental results and Matlab simulations are shown in Figures 14 to 16. Finally, in the high-speed test, the inputs were set as presented in Figure 17 and the comparison 31 ween the experimental results and Matlab simulations are shown in Figures 18 to 20. Figs. 9. The inputs for low-speed test (a) Stator Currents Ia and Ib; (b) Sa; (c) Sb; (d) Sc Figs. 10. Comparison of the torque estimation in low-speed test; (a) Matlab simulation, (b) the experimental result Figs. 11. Comparison of the flux estimation ( $\varphi_{\scriptscriptstyle D}$ , $\varphi_{\scriptscriptstyle Q}$ ) in low-speed test; (a) Matlab simulation, (b) the experimental result Figs. 12. Comparison of the flux locus in low-speed test; (a) Matlab simulation, (b) the experimental result Figs. 13. The inputs for middle-speed test (a) the stator currents Ia and Ib; (b) Sa; (c) Sb; (d) Sc Figs. 14. Comparison of the torque estimation in middle-speed test; (a) Matlab simulation, (b) the experimental result Copyright © 2011 Praise Worthy Prize S.r.l. - All rights reserved Figs. 15. Comparison of the flux estimation ( $\varphi_D$ , $\varphi_Q$ ) in middle-speed test; (a) Matlab simulation, (b) the experimental result Figs. 16. Comparison of the flux locus in middle-speed test; (a) Matlab simulation, (b) the experimental result Figs. 17. The inputs for high-speed test (a) the stator currents Ia and Ib; (b) Sa; (c) Sb; (d) Sc Figs. 18. Comparison of the torque estimation in high-speed test; (a) Matlab simulation, (b) the experimental result Figs. 19. Comparison of the flux estimation ( $\varphi_D$ , $\varphi_Q$ ) in high-speed test; (a) Matlab simulation, (b) the experimental result Figs. 20. Comparison of the flux locus in high-speed test; (a) Matlab simulation, (b) the experimental result The experimental results shown were corresponded well with the simulation in Matlab, which was done in double-precision computation. Besides, the implementation of the algorithm was also validated for different motor's speed. It can be observed by comparing the form of the estimated torque triangles or the number of flux waveform complete cycle visualized within the same period, for example. #### V. Conclusion FPGA is an alternative for the realization of a highperformance DTC implementation owing to its high processing frequency, which is a reliable device to be utilized for any high-speed execution digital signal processing algorithm which cannot be obtained by any DSP application. The choice of w 33 sizes, the binary format and the sampling time used are very important in order to achieve a good implementation of the estimators. This paper has presented high performance torque and 4 flux estimator of DTC based on FPGA using two's complement fixed-point representation through the estimation process. The implemental last has successfully improved the sampling time till 5µs to reduce the torque and flux ripple for the DTC drives. The experimental results have verified during the motor's steady state. The design, which coded in synthesizable VHDL, utilized 2093 logic elements for the implementation on Altera EP2C35F672C6 device, producing very precise estimations with minimal quantization and calculation errors. #### References - D. Casadei, et al., "FOC and DTC: two viable schemes for induction motors torque control," Power Electronics, IEEE Transactions on, vol. 17, pp. 779-787, 2002. - [2] N. R. N. Idris and A. H. M. Yatim, "An improved stator flux estimation in steady-state operation for direct torque control of induction machines," *Industry Applications, IEEE Transactions* on, vol. 38, pp. 110-116, 2002. - [3] G. S. Buja and M. P. Kazmierkowski, "Direct torque control of PWM inverter-fed AC motors - a survey," *Industrial Electronics*, *IEEE Transactions on*, vol. 51, pp. 744-757, 2004. - [4] N. R. N. Idris and A. H. M. Yatim, "Direct torque control of induction machines with constant switching frequency and reduced torque ripple," *Industrial Electronics, IEEE Transactions* on, vol. 51, pp. 758-767, 2004. - [5] M. Bertoluzzo, et al., "Direct torque control of an induction motor using a single current sensor," Industrial Electronics, IEEE Transactions on, vol. 53, pp. 778-784, 2006. [6] D. Casadei, et al., "DTC Drives for Wide Speed Range - [6] D. Casadei, et al., "DTC Drives for Wide Speed Range Applications Using a Robust Flux-Weakening Algorithm," Industrial Electronics, IEEE Transactions on, vol. 54, pp. 2451-2461, 2007. - [7] I. Boldea, et al., "Active Flux Concept for Motion-Sensorless Unified AC Drives," Power Electronics, IEEE Transactions on, vol. 23, pp. 2612-2618, 2008. - [8] C. Lascu, et al., "A Class of Speed-Sensorless Sliding-Mode Observers for High-Performance Induction Motor Drives," Industrial Electronics, IEEE Transactions on, vol. 56, pp. 3394-3403, 2009 - [9] A. Arif, et al., "A Minimization of Torque Ripple of Sensorless DTC for Controlled Induction Motor Used in Electric Vehicles," International Review of Electrical Engineering, vol. 4, pp. 837-843, October 2009. - [10] B. Tabbache, et al., "SDTC-EKF Control of an Induction Motor Based Electric Vehicle," International Review of Electrical Engineering, vol. 5, pp. 1033-1039, June 2010. - [11] F. Montazeri and D. A. Khaburi, "Novel DTC Based on SVPWM with utilizing all Feasible Voltage Vectors of Matrix Converter for Induction Motor Drives," *International Review of Electrical Engineering*, vol. 5, pp. 944-951, June 2010. - [12] G. Calzada-Lara, et al., "A New Direct Torque Control for Reduced Energy Consumption in Induction Motors," International Review of Electrical Engineering, vol. 5, pp. 1469-1476, August 2010. - [13] I. X. Bogiatzidis, et al., "DTC Based Control Strategy of a Twin AC Drive Used for a Cement Kiln," International Review of Electrical Engineering, vol. 5, pp. 1496-1503, August 2010. - [14] I. Takahashi and T. Noguchi, "A New Quick-Response and High-Efficiency Control Strategy of an Induction Motor," *IEEE Transactions on Industry Applications*, vol. Vol.IA-22, No.5, pp. 820-827, Sept/Oct 1986. - [15] M. Depenbrock, "Direct self control (DSC) of inverter-fed induction machine," *IEEE Trans. on Power Electronics*, vol. 3 (4), pp. 420–429, 1988. - [16] E. Levi and W. Mingyu, "A speed estimator for high performance sensorless control of induction motors in the field weakening - region," Power Electronics, IEEE Transactions on, vol. 17, pp. 365-378, 2002. - [17] C. L. Toh, et al., "Constant and high switching frequency torque controller for DTC drives," Power Electronics Letters, IEEE, vol. 3, pp. 76-80, 2005. - [18] K. K. Shyu, et al., "Global Minimum Torque Ripple Design for Direct Torque Control of Induction Motor Drives," Industrial Electronics, IEEE Transactions on, vol. 57, pp. 3148-3156, 2010. - [19] B. K. Bose and P. M. Szczesny, "A microcomputer-based control and simulation of an advanced IPM synchronous machine drive system for electric vehicle propulsion," *Industrial Electronics, IEEE Transactions on*, vol. 35, pp. 547-559, 1988. [20] L. Lianbing, et al., "A high-performance direct torque control - [20] L. Lianbing, et al., "A high-performance direct torque control based on DSP in permanent magnet synchronous motor drive," in Intelligent Control and Automation, 2002. Proceedings of the 4th World Congress on, 2002, pp. 1622-1625 vol.2. - [21] L. Weijie, "Implementation of Direct Torque Control for Permanent Magnet Synchronous Motor with Space Vector Modulation Based on DSP," in Signal Processing, 2006 8th International Conference on, 2006. - [22] S. M. A. Cruz, et al., "DSP implementation of the multiple reference frames theory for the diagnosis of stator faults in a DTC induction motor drive," Energy Conversion, IEEE Transactions on, vol. 20, pp. 329-335, 2005. - [23] J. D. Lis and C. T. Kowalski, "Parallel fixed point FPGA implementation of sensorless induction motor torque control," in Power Electronics and Motion Control Conference, 2008. EPE-PEMC 2008. 13th, 2008, pp. 1359-1364. - [24] E. Monmasson and M. N. Cirstea, "FPGA Design Methodology for Industrial Control Systems: A Review," *Industrial Electronics*, *IEEE Transactions on*, vol. 54, pp. 1824-1842, 2007. - [25] V. D. Colli, et al., "Design of a System-on-Chip PMSM Drive Sensorless Control," in *Industrial Electronics*, 2007. ISIE 2007. IEEE International Symposium on, 2007, pp. 2386-2391. - [26] T. Sutikno, et al., "New approach FPGA-based implementation of discontinuous SVPWM," Turk J Elec Eng & Comp Sci, vol. 18, p. 6, 2010. - [27] C. T. Kowalski and J. D. Lis, "Speed sensorless DTC control of the induction motor using FPGA implementation," COMPEL: The International Journal for Computation and Mathematics in Electrical and Electronic Engineering, vol. 29, pp. 109-125, 2010. - [28] G. Pandian and R. S. Rama, "VHDL simulation of direct torque controlled induction motor drive," *International Journal of Applied Engineering Research*, vol. 3, 2008. - Applied Engineering Research, vol. 3, 2008. [29] L. Charaabi, et al., "FPGA-based real-time emulation of induction motor using fixed point representation," in *Industrial Electronics*, 2008. IECON 2008. 34th Annual Conference of IEEE, 2008, pp. 2393-2398. - [30] N. R. N. Idris, et al., "A New Torque and Flux Controller for Direct Torque Control of Induction Machines," Industry Applications, IEEE Transactions on, vol. 42, pp. 1358-1366, 2006. - [31] S. Ferreira, et al., "Design and prototyping of direct torque control of induction motors in FPGAs," in *Integrated Circuits and Systems Design*, 2003. SBCCI 2003. Proceedings. 16th Symposium on, 2003, pp. 105-110. - [32] Y. Utsumi, et al., "Comparison of FPGA-based Direct Torque controllers for Permanent Magnet Synchronous Motors," Journal of Power Electronics, vol. 6, April 2006. #### Authors' information <sup>1</sup>Universitas Ahmad Dahlan (UAD), Yogyakarta, Indonesia. <sup>2</sup>Ecole Supérieur d'Ingénieur en Electronique et Electrotechnique Paris (ESIEE Engineering), Paris, France. <sup>3</sup>Universiti Teknikal Malaysia Melaka (UTeM), Melaka, Malaysia. <sup>4</sup>Universiti Teknologi Malaysia (UTM), Johor Bahru, Malaysia. Tole Sutikno received his B.Eng. and M.Eng. degree in Electrical Engineering from Diponegoro University, Indonesia and Gadjah Mada University, Indonesia, in 1999 and 2004, 37 ectively. Since 2001 he has been a lecturer in Electrical Engineering Department, Universitas Ahmad Dahlan (UAD), Indonesia. Currently, he is pursuing PhD degree at the Universiti Teknologi Malaysia (UTM), Malaysia. His research interests include the field of power electronics, motor drive systems and FPGA applications. E-mails: thsutikno@ieee.org tole@ee.uad.ac.id Aiman Zakwan Jidin is M.Sc candidate of Ecole Supérieur d'Ingénieur en Electronique et Electrotechnique Paris (ESIEE Paris). His research interests include the Programmable Gate Array (FPGA) application and digital electronic design. On July 2007, he is accepted for one month internship at Phoenix Mecano France, July- August 2008 and May-August 2010 are accepted for assistant Engineer Internship at Universiti Teknologi Malaysia (UTM) Skudai, Johor, Malaysia and Jan-June 2011 is accepted for an Engineer Internship at Logic Design Solutions, France. E-mail: jidina@esiee.fr Auzani Jidin received his B.Eng. degree and M.Eng. degree in Power Electronics & Drives from Universiti Teknologi Malaysia (UTM), Malaysia in 2002 and 2004, respectively and currently PhD Student in 10 same University. He is a lecturer in Department of Power Electronics and Drives, Faculty of Electrical Engineering at Universiti Teknikal Malaysia Melaka (UTeM), Malaysia. His research interests include the field of power electronics, motor drive systems, FPGA and DSP applications. E-mails: 30 ni@ieee.org auzani@utem.edu.my Nik Rumzi Nik Idris received the B.Eng. degree in Electrical Engineering from the University of Wollongong, Australia, the M.Sc. degree in power electronics from Bradford University, West Yorkshire, U.K., and the Ph.D. degree from Universiti Teknologi Malaysia (UTM) in 1989, 1993, and 2000, respectively. He is an Associate Professor at the Universiti Teknologi Malaysia, and an Administrative Committee Member of the Industry Applications Societies/Power Electronics/Industrial Electronics Joint Chapter of IEEE Malaysia Section. His research interests include ac drive systems, FPGA and DSP applications in power electronic systems. E-mail: nikrumzi@ieee.org ## FPGA Based High Performance Torque and Flux Estimator **ORIGINALITY REPORT** 19% SIMILARITY INDEX #### **PRIMARY SOURCES** - Tole Sutikno, Nik Rumzi Nik Idris, Auzani Jidin. "A review of direct torque control of induction motors for sustainable reliability and energy efficient drives", Renewable and Sustainable Energy Reviews, 2014 $_{\text{Crossref}}$ - Adel Akbarimajd. "Neural network based NARMA controller for a DG in islanding mode", 2011 11th International Conference on Intelligent Systems Design and Applications, 11/2011 $^{\text{Crossref}}$ - oak.go.kr Internet 44 words 1 % - S. Azura Ahmad Tarusan, Auzani Jidin, I. Huzainirah, M. Khairi Rahim, Kasrul Abdul Karim. "DTC brushless DC motor by using constant switching frequency", 2016 IEEE International Conference on Power and Energy (PECon), 2016 Crossref - Rafael Rodriguez-Ponce, Roberto A Gomez-Loenzo, Juvenal Rodriguez-Resendiz. "A project-oriented approach for power electronics and motor drive courses", International Journal of Electrical Engineering & Education, 2015 $\frac{1}{100}$ - F. Moraes. "Design and prototyping of direct torque control of induction motors in FPGAs", 16th Symposium on Integrated Circuits and Systems Design 2003 SBCCI 2003 Proceedings SBCCI-03, 2003 Crossref - Jidin, A., N. R. N. Idris, A. H. M. Yatim, M. Elbuluk, and 24 words 1 % T. Sutikno. "Simple Dynamic Overmodulation Strategy for Fast Torque Control in DTC of Induction Machines with Constant Switching Frequency Controller", 2010 IEEE Industry Applications Society Annual Meeting, 2010. - Zineb Mekrini, Bri Seddik. "Control of complex dynamical systems based on Direct Torque Control of an asynchronous machine", 2016 5th International Conference on Multimedia Computing and Systems (ICMCS), 2016 Crossref - 9 www.wseas.us Internet 19 words — 1% - journals.tubitak.gov.tr $_{\text{Internet}}$ 16 words -<1% - webfiles.portal.chalmers.se 15 words < 1 % - Rafael Rodríguez-Ponce, Fortino Mendoza-Mondragón, Moisés Martínez-Hernández, Marcelino Gutiérrez-Villalobos. "Chapter 10 DTC-FPGA Drive for Induction Motors", IntechOpen, 2015 - abb.marmara.edu.tr Internet Induction Motors", IntechOpen, 2015 Crossref 13 words < 1 % Carmeli, M.S.. "Direct torque control as variable structure control: Existence conditions verification and analysis", Electric Power Systems Research, 201106 Crossref - Faraji, V., M. Aghasi, D. A. Khaburi, and M. J. Ghorbani. "A modified DTC for induction motor drive system fed by Indirect Matrix Converter using Active Learning Method", 2011 2nd Power Electronics Drive Systems and Technologies Conference, 2011. Crossref - www.diyelectriccar.com 12 words < 1 % - www.duo.uio.no 12 words < 1% - Bilal Youssef. "On Line Parametric Faults Detection in Induction Motors Based on Graphical Signature Tool", IECON 2007 33rd Annual Conference of the IEEE Industrial Electronics Society, 2007 - L. Douib, F. Bencheikh, B. Metidji, A. Kheldoun. "FPGA-based DTC method for three level inverter-fed induction motor speed", 2017 5th International Conference on Electrical Engineering Boumerdes (ICEE-B), 2017 Crossref - M. Khairi Rahim, Auzani Jidin, S. Azura Tarusan, Atikah Razi, R. Sundram, Huzainirah Ismail. "Constant switching frequency using proposed controller with optimal DTC switching strategy for dual-inverter supplied ## drive", 2016 IEEE International Conference on Power and Energy (PECon), 2016 Crossref | 21 | www.sersc.org | |----|---------------| | | Internet | 11 words $$-<1\%$$ $_{10 \, \text{words}} = < 1\%$ Mohd. Kashif, Shadab Murshid, Bhim Singh. 22 "Speed Sensorless PMSM Driven Single-Stage SMC Controlled Solar Water Pumping System", 2018 IEEE International Conference on Power Electronics, Drives and Energy Systems (PEDES), 2018 Crossref $_{10 \text{ words}} - < 1\%$ V. Ambrozic, M. Bertoluzzo, G.S. Buja, R. Menis. "An Assessment of the Inverter Switching Characteristics in DTC Induction Motor Drives", IEEE Transactions on Power Electronics, 2005 Crossref journals.sagepub.com $$_{10 \text{ words}} = < 1\%$$ telkomnika.ee.uad.ac.id 10 words $$-<1\%$$ $_{9 \text{ words}}$ -<1%Eric Monmasson. "<![CDATA[FPGA Design 26 Methodology for Industrial Control Systems—A Review]]>", IEEE Transactions on Industrial Electronics, 8/2007 media.neliti.com Internet $$_{9 \, \text{words}} - < 1\%$$ www.jatit.org Internet $_{9 \text{ words}}$ - < 1% - Auzani Jidin, N.R.N. Idris, A.H.M. Yatim. "Study on Stability and Performances of DTC Due to Stator Resistance Variation", 2007 5th Student Conference on Research and Development, 2007 - Majdi Mansouri, Hazem Numan Nounou, Mohamed Numan Nounou. "chapter 32 Modeling and Monitoring of Chemical System", IGI Global, 2016 Crossref - scholarsmine.mst.edu $_{\text{Internet}}$ 8 words < 1% - scholarworks.uark.edu 8 words < 1 % - 34 www.ijrast.com 8 words < 1% - www.ncbi.nlm.nih.gov 8 words < 1 % - Mechanisms and Machine Science, 2015. 6 words < 1% - Hamid Behnia, Vahid Faraji, Majid Aghasi, Davood Arab Khaburi. "High-performance doubly fed induction machine drive system using predictive direct torque control drive system fed by indirect matrix converters", International Journal of Numerical Modelling: Electronic Networks, Devices and Fields, 2014 Crossref EXCLUDE QUOTES OFF EXCLUDE MATCHES OFF EXCLUDE BIBLIOGRAPHY ON